dc.contributor.author | Weng, Fook Lee | |
dc.contributor.author | Ali Yeon, Md. Shakaff, Prof. Dr. | |
dc.date.accessioned | 2011-03-23T08:58:59Z | |
dc.date.available | 2011-03-23T08:58:59Z | |
dc.date.issued | 2007-05 | |
dc.identifier.citation | Journal of Programmable Devices, Circuits, and Systems, vol.7(1), 2007, pages 7-13 | en_US |
dc.identifier.uri | http://www.icgst.com/pdcs/Volume7/Issue1/PDCS0712001.pdf | |
dc.identifier.uri | http://dspace.unimap.edu.my/123456789/11392 | |
dc.description | Link to publisher's homepage at http://www.icgst.com | en_US |
dc.description.abstract | This paper shows the implementation of a large data
bus size microprocessor core of 128/256 bits on an
Altera Stratix 2 FPGA using a superscalar
architecture of 3 parallel pipes with 4 stage pipeline
as shown in Figure 1. The system level
implementation utilizing the implemented
microprocessor core on FPGA is shown in Figure 2.
The micro-architecture of the microprocessor core
architecture of Figure 1 is implemented using four
pipe stages of fetch, decode, execute and writeback
with a shared register file for all 3 parallel pipes, as
shown in Figure 3. | en_US |
dc.language.iso | en | en_US |
dc.publisher | International Congress for global Science and Technology (ICGST) | en_US |
dc.subject | Large data bus size microprocessor | en_US |
dc.subject | VLIW | en_US |
dc.subject | FPGA | en_US |
dc.title | Implementation of 128/256 bit data bus microprocessor core on FPGA | en_US |
dc.type | Article | en_US |
dc.contributor.url | seanlee@emersysdesign.com | en_US |
dc.contributor.url | aliyeon@unimap.edu.my | en_US |