dc.contributor.author | Hasliza, A. Rahim@Samsuddin | |
dc.contributor.author | Rahman, A. A A | |
dc.contributor.author | R. Badlishah, Ahmad | |
dc.contributor.author | Wan Nur Suryani Firuz, Wan Ariffin | |
dc.contributor.author | Muhammad Imran, Ahmad | |
dc.date.accessioned | 2009-08-13T07:43:52Z | |
dc.date.available | 2009-08-13T07:43:52Z | |
dc.date.issued | 2008 | |
dc.identifier.citation | p.207-212 | en_US |
dc.identifier.isbn | 978-0-7695-3136-6 | |
dc.identifier.uri | http://ieeexplore.ieee.org/search/wrapper.jsp?arnumber=4530477 | |
dc.identifier.uri | http://dspace.unimap.edu.my/123456789/6885 | |
dc.description | Link to publisher's homepage at http://ieeexplore.ieee.org | en_US |
dc.description.abstract | Very large scale integrated (VLSI) design has been the subject of much research since the early 1980s where the VLSI cell placement emerges to be a crucial stage in the chip design. Its area optimization is very important in order to reduce the delay and include more functionalities to the designed chip. The VLSI cell area optimization continues to become increasingly important to the performance of VLSI design due to the accelerating of the design complexities in VLSI. Thus, this paper addresses the performance comparisons of two different types of genetic algorithm (GA) techniques for VLSI macro-cell layout area optimization by utilizing the adopted method of cell placement that is binary tree method. Two GA approaches which are simple genetic algorithm (SGA) and steady-state genetic algorithm (SSGA) have been implemented and their performances in converging to their global minimums are examined and discussed. The performances of these techniques are tested on Microelectronics Center of North Carolina (MCNC) benchmark circuit's data set. The experimental results demonstrate that both algorithms achieve acceptable area requirement compared to the slicing floorplan approach (Lin et al., 2002). However, SSGA outperforms SGA where it achieves faster convergence rate and obtains more near optimum area. | en_US |
dc.language.iso | en | en_US |
dc.publisher | Institute of Electrical and Electronics Engineering (IEEE) | en_US |
dc.relation.ispartofseries | Proceedings of the 2nd Asia International Conference on Modeling & Simulation (AICMS 08) | en_US |
dc.subject | Integrated circuit layout | en_US |
dc.subject | Genetic algorithms | en_US |
dc.subject | Logic design | en_US |
dc.subject | Trees (mathematics) | en_US |
dc.subject | Very large scale integrated (VLSI) | en_US |
dc.subject | Circuit optimisation | en_US |
dc.subject | Integrated circuits | en_US |
dc.subject | Integrated circuits -- Design and construction | en_US |
dc.title | The performance study of two genetic algorithm approaches for VLSI Macro-Cell layout area optimization | en_US |
dc.type | Article | en_US |