• Login
    View Item 
    •   DSpace Home
    • The Library
    • Conference Papers
    • View Item
    •   DSpace Home
    • The Library
    • Conference Papers
    • View Item
    JavaScript is disabled for your browser. Some features of this site may not work without it.

    New QC-LDPC codes implementation on FPGA platform in Rayleigh fading environment

    Thumbnail
    View/Open
    New QC-LDPC codes implementation on FPGA platform in Rayleigh fading environment.pdf (7.220Kb)
    Date
    2011-02-20
    Author
    Farid, Ghani, Prof. Dr.
    Abid, Yahya, Dr.
    Abdul Kader
    Metadata
    Show full item record
    Abstract
    This paper presents performance of Quasi-Cyclic low-density parity-check (QC-LDPC) codes on a flat Rayleigh fading channels by employing DPSK modulation scheme. The BER curves show that large girth and diversity level robust the system performance. Moreover, Prototype architecture of the LDPC codes has been implemented by writing Hardware Description Language (VHDL) code and targeted to a Xilinx Spartan-3E XC3S500E FPGA chip. Simulation results show that the proposed QC-LDPC codes achieve a 0.1dB coding gain over randomly constructed codes and perform 1.3 dB from the Shannon-limit at a BER of 10-6 with a code rate of 0.89 for block length of 1332.
    URI
    http://ieeexplore.ieee.org/stamp/stamp.jsp?tp=&arnumber=5958912
    http://dspace.unimap.edu.my/123456789/15124
    Collections
    • Conference Papers [2599]
    • Farid Ghani, Prof. Dr. [24]

    Atmire NV

    Perpustakaan Tuanku Syed Faizuddin Putra (PTSFP) | Send Feedback
     

     

    Browse

    All of UniMAP Library Digital RepositoryCommunities & CollectionsBy Issue DateAuthorsTitlesSubjectsThis CollectionBy Issue DateAuthorsTitlesSubjects

    My Account

    LoginRegister

    Statistics

    View Usage Statistics

    Atmire NV

    Perpustakaan Tuanku Syed Faizuddin Putra (PTSFP) | Send Feedback