Show simple item record

dc.contributor.authorRazaidi, Hussin
dc.contributor.authorAli Yeon, Md Shakaff, Prof. Dr.
dc.contributor.authorNorina, Idris
dc.contributor.authorZaliman, Sauli, Prof. Dr.
dc.contributor.authorRizalafande, Che Ismail
dc.contributor.authorAfzan, Kamarudin
dc.date.accessioned2012-06-05T05:07:01Z
dc.date.available2012-06-05T05:07:01Z
dc.date.issued2008-12-01
dc.identifier.isbn978-142442315-6
dc.identifier.urihttp://ieeexplore.ieee.org/xpl/articleDetails.jsp?arnumber=4786767
dc.identifier.urihttp://dspace.unimap.edu.my/123456789/19693
dc.descriptionLink to publisher's homepage at http://ieeexplore.ieee.org/en_US
dc.description.abstractIn this paper, we present the design of an efficient multiplication unit. This multiplier architecture is based on Radix 4 Booth multiplier. In order to improve his architecture, we have made 2 enhancements. The first is to modify the Wen-Chang's Modified Booth Encoder (MBE) since it is the fastest scheme to generate a partial product. However, when implementing this MBE with the Simplified Sign Extension (SSE) method, the multiplication's output is incorrect. The 2nd part is to improve the delay in the 4:2 compressor circuit. The redesigned 4:2 compressor reduced the delay of the Carry signal. This modification has been made by rearranging the Boolean equation of the Carry signal. This architecture has been designed using Quartus II. The Gajski rule has been adopted in order to estimate the delay and size of the circuit. The total transistor count for this new multiplier is being a slightly bigger. This is due to the new MBE which is uses more transistor. However in performance speed, this efficiency multiplier is quite good. The propagation delay is reduced by about 2% - 7% from other designers.en_US
dc.language.isoenen_US
dc.publisherInstitute of Electrical and Electronics Engineers (IEEE)en_US
dc.relation.ispartofseriesProceedings of the International Conference on Electronic Design (ICED) 2008en_US
dc.subjectBooth multipliersen_US
dc.subjectModified booth multipliersen_US
dc.subjectMultiplier architecturesen_US
dc.subjectArchitectural designen_US
dc.subjectPropagation delaysen_US
dc.subjectmultiplier architectureen_US
dc.subjectSign extensionsen_US
dc.subjectTransistor countsen_US
dc.titleAn efficient modified booth multiplier architectureen_US
dc.typeWorking Paperen_US
dc.contributor.urlshidee@unimap.edu.myen_US


Files in this item

Thumbnail

This item appears in the following Collection(s)

Show simple item record