A Firefly Algorithm approach for routing in VLSI
Date
2012Author
Mohd Nasir, Ayob
Ahmad Fariz, Hassan
Abdul Halim, Ismail
Hassrizal, Hassan Basri
Muhamad Safwan, Muhamad Azmi
Amar Faiz, Zainal Abidin
Metadata
Show full item recordAbstract
Many studies had been conducted in improving the performance of large scale integration circuits that heavily depends on the interconnected routing in the circuits. Strategic choice of wire placement and buffer placement for very large scale integration (VLSI) routing can improve time delay of VLSI circuit. This paper explores the use of Firefly Algorithm in VLSI routing. The location of doglegs is employed to model the firefly that represents the routing solution. The proposed approach is then compared with previous literature for benchmarking. The result indicates that it has a good potential in VLSI routing and can be further extended in future.
URI
http://ieeexplore.ieee.org/xpl/articleDetails.jsp?arnumber=6482066http://dspace.unimap.edu.my:80/dspace/handle/123456789/35233