Improved booth encoding for reduced area multiplier
View/ Open
Date
2006-12Author
Hussin, R.
Ali Yeon, Md Shakaff
Idris, N.
Ismail, R.C.
Kamarudin, A.
Metadata
Show full item recordAbstract
In designing high density circuit, size is a major concern in design. This paper presents a simple modification to the Booth Multiplier that can effectively reduce the area with an accepted scarified in speed. A conventional Booth Multiplier consists of Booth Encoder, Partial Product and Summation Tree. Rizalafande[1] introduced new design technique in generating the partial product's row. Meanwhile Hsin-Lei[2] introduced a novel circuit for Booth Encoder/Decoder which claims his design a smaller design. In this propose design, we are still using Rizalafande's architecture but replace the booth encoder with Hsin-Lei encoder. The design was implemented using the FLEX10K EPF 10K70RC240-4 device and Altera MaxPlus+II software.
URI
http://ieeexplore.ieee.org/xpls/abs_all.jsp?=&arnumber=4266724http://dspace.unimap.edu.my/123456789/6797