• Login
    View Item 
    •   DSpace Home
    • Journal Articles
    • School of Computer and Communication Engineering (Articles)
    • View Item
    •   DSpace Home
    • Journal Articles
    • School of Computer and Communication Engineering (Articles)
    • View Item
    JavaScript is disabled for your browser. Some features of this site may not work without it.

    A genetic algorithm approach to VLSI macro cell non-slicing floorplans using binary tree

    No Thumbnail [100%x80]
    View/Open
    Abstract.pdf (7.863Kb)
    Date
    2008-05
    Author
    Hasliza, A. Rahim@Samsuddin
    Ab Rahman, A. A H
    Andaljayalakshmi, G.
    R. Badlishah, Ahmad
    Wan Nur Suryani Firuz, Wan Ariffin
    Metadata
    Show full item record
    Abstract
    This paper proposes an optimization approach for macro-cell placement which minimizes the chip area size. A binary tree method for non-slicing tree construction process is utilized for the placement and area optimization of macro-cell layout in very large scaled integrated (VLSI) design. Three different types of genetic algorithms: simple genetic algorithm (SGA), steady-state algorithm (SSGA) and adaptive genetic algorithm (AGA) are employed in order to examine their performances in converging to their global minimums. Experimental results on Microelectronics Center of North Carolina (MCNC) benchmark problems show that the developed algorithm achieves an acceptable performance quality to the slicing floorplan. Furthermore, the robustness of genetic algorithm also has been investigated in order to validate the performance stability in achieving the optimal solution for every runtime. This algorithm demonstrates that SSGA converges to the optimal result faster than SGA and AGA. Besides that, SSGA also outperforms SGA and AGA in terms of robustness.
    URI
    http://ieeexplore.ieee.org/xpls/abs_all.jsp?=&arnumber=4580562
    http://dspace.unimap.edu.my/123456789/6894
    Collections
    • School of Computer and Communication Engineering (Articles) [280]
    • R. Badlishah Ahmad, Prof. Ir. Ts. Dr. [147]

    Related items

    Showing items related by title, author, creator and subject.

    • The performance study of two genetic algorithm approaches for VLSI Macro-Cell layout area optimization 

      Hasliza, A. Rahim@Samsuddin; Rahman, A. A A; R. Badlishah, Ahmad; Wan Nur Suryani Firuz, Wan Ariffin; Muhammad Imran, Ahmad (Institute of Electrical and Electronics Engineering (IEEE), 2008)
      Very large scale integrated (VLSI) design has been the subject of much research since the early 1980s where the VLSI cell placement emerges to be a crucial stage in the chip design. Its area optimization is very important ...
    • Enam lagi Lembaga Pengarah Integriti 

      Anon (Utusan Malaysia, 2017-06-07)
    • USM pertama lantik CIO 

      Faridzwan, Abdul Ghafar (Berita Harian, 2012-07-21)

    Atmire NV

    Perpustakaan Tuanku Syed Faizuddin Putra (PTSFP) | Send Feedback
     

     

    Browse

    All of UniMAP Library Digital RepositoryCommunities & CollectionsBy Issue DateAuthorsTitlesSubjectsThis CollectionBy Issue DateAuthorsTitlesSubjects

    My Account

    LoginRegister

    Statistics

    View Usage Statistics

    Atmire NV

    Perpustakaan Tuanku Syed Faizuddin Putra (PTSFP) | Send Feedback
     

     

    NoThumbnail