• Login
    View Item 
    •   DSpace Home
    • Final Year Project Papers & Reports
    • School of Computer and Communication Engineering (FYP)
    • View Item
    •   DSpace Home
    • Final Year Project Papers & Reports
    • School of Computer and Communication Engineering (FYP)
    • View Item
    JavaScript is disabled for your browser. Some features of this site may not work without it.

    Enhance IIR implementation on FPGA using systolic approach for fast processing and better throughput

    Thumbnail
    View/Open
    Abstract,Acknowledgement.pdf (235.5Kb)
    Introduction.pdf (187.6Kb)
    Literature Review.pdf (332.2Kb)
    Methodology.pdf (516.5Kb)
    Results and Discussion.pdf (1.084Mb)
    Conclusion and Recommendation.pdf (191.4Kb)
    Refference and Appendics.pdf (194.6Kb)
    Date
    2015-06
    Author
    Muhammad Fathi, Mohamad shakri
    Metadata
    Show full item record
    Abstract
    IIR implementation using systolic approach is for executing thickly pipelined bit parallel IIR filter are exhibited. The crucial issue of this project is system latency in sequential execution. Latency means delay between order and start to execute in sequential execution. This project is design to reduce and remove the latency during execution. Furthermore, the top level design as a block diagram to implement simple image processing system on Nios II Embedded Evaluation Kit (NEEK) board. This simple image processing system is implement with combination signal image processing module and systolic IIR filter. In addition, signal image processing module is important to combine with IIR filter to function well in a way of systolic approach. Systolic operation need to reuse input data many time to get accurate value before it is push to get perfect output. Therefore, this project achieve to enhance IIR implementation with systolic approach to get fast processing and better throughput. In conclusion, IIR get earlier stability after two round tested with simple image processing system.
    URI
    http://dspace.unimap.edu.my:80/xmlui/handle/123456789/41802
    Collections
    • School of Computer and Communication Engineering (FYP) [310]

    Atmire NV

    Perpustakaan Tuanku Syed Faizuddin Putra (PTSFP) | Send Feedback
     

     

    Browse

    All of UniMAP Library Digital RepositoryCommunities & CollectionsBy Issue DateAuthorsTitlesSubjectsThis CollectionBy Issue DateAuthorsTitlesSubjects

    My Account

    LoginRegister

    Statistics

    View Usage Statistics

    Atmire NV

    Perpustakaan Tuanku Syed Faizuddin Putra (PTSFP) | Send Feedback